

#### **OVERVIEW**

The FPGA RTL Memory Controller that interfaces with the MoSys Bandwidth Engine. This controller is between the User Application logic (RTL) and the BE device.

The Memory Controller RTL manage all signal controls of the GCI serial protocol and all Bandwidth Engine memory controls to the BE2 with 575Mb or BE3 with 1Gb memory.

In effect, it provides a simple QDR like SRAM memory read/write RTL interface.



#### **KEY FEATURES**

RTL memory interface to User Application is User Defined.

#### --Typical I/Fs are 8, 16, 32, 36, 64 bit

Inter-operability with all FPGA vendors

- BE-2 has 576 Mb of storage
- BE-3 has 1Gb of storage
- RTL Supplied by MoSys
  - User selected WORD width
    - x8, x16, x32, x36, x64, x72b
    - Handles issues of timing, protocol and address translation to BE memory configuration

Utilizes a MoSys serial High-Speed GCI Interface

- Support 4, 8 or 16 lanes of SerDes depending on pins available and bandwidth requirements
- SerDes can operate at either 10.3125, 12.5, 15.6 or 25 Gbps
- Controls the GCI serial Protocol

### Single Read/Write Transactions

# PRODUCT BRIEF: RTL BE2/3

#### **Transaction Rate**

| BE2<br>GCI Bit Rate | Lanes<br>per<br>port | Reads per<br>Port | Writes per<br>port |
|---------------------|----------------------|-------------------|--------------------|
| 10.3125Gbps         | 4                    | 500M              | 250M               |
| 12.5Gbps            | 4                    | 625M              | 312.5M             |
| 10.3125Gbps         | 8                    | 1B                | 500M               |
| 12.5Gbps            | 8                    | 1.25B             | 625M               |

| BE3<br>GCI Bit Rate | Lanes<br>per<br>port | Reads per<br>Port | Writes per<br>port |
|---------------------|----------------------|-------------------|--------------------|
| 15.6 Gbps           | 4                    | 780M              | 340M               |
| 25 Gbps             | 4                    | 1.25B             | 625M               |
| 15.6 Gbps           | 8                    | 1.56B             | 780M               |
| 25 Gbps             | 8                    | 2.5B              | 1.25B              |



Data Port B



Use of both A & B ports enable Dual Port functionality or Increased Bandwidth. In many applications only one port is required



### **Application Read Interface Signals**

## **Application Write Interface Signals**

| SIGNAL NAME    | WIDTH | DIR | DESCRIPTION                                                                                                                                                                                                                                          |  |  |
|----------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Read Interface |       |     |                                                                                                                                                                                                                                                      |  |  |
| rd_p           | 1     | In  | Assertion of this signal indicates that this is a read transaction.                                                                                                                                                                                  |  |  |
| rd_addr_p      | 32    | In  | Read address. Please refer to the<br>Address section of this specification to<br>see the detail of this address field.                                                                                                                               |  |  |
| rd_partsel_p   | 1     | In  | Indicates the BE-2 partition that this<br>read command will be operated upon:<br>0 = Partition 0 for GCI port A, Partition 1<br>for GCI port B<br>1 = Partition 2 for GCI port A, Partition 3<br>for GCI port B                                      |  |  |
| rd_data_p0     | *     | Out | Returned data from BE-2 memory. This data is qualified by the "rd_datav_p0" signal                                                                                                                                                                   |  |  |
| rd_data_p1     | *     | Out | Returned data from BE-2 memory. This data is qualified by the "rd_datav_p1" signal. Note that rd_data_p1 will only have valid data if rd_data_p0 is valid as well. rd                                                                                |  |  |
| rd_datav_p0    | 1     | Out | The Memory Controller asserts this signal to indicate the current data in the "rd_data_p0" bus is valid                                                                                                                                              |  |  |
| rd_datav_p1    | 1     | Out | The Memory Controller asserts this<br>signal to indicate the current data in the<br>"rd_data_p1" bus is valid. Note that<br>rd_data_p1 will only have valid data if<br>rd_data_p0 is valid as well                                                   |  |  |
| rd_wait_rq_p   | 1     | Out | The Memory controller asserts<br>"rd_wait_rq_p" to indicate that it cannot<br>accept the current read request from<br>user. The User Application should hold<br>all the request signals (rd_p, rd_addr_p<br>) until the de-assertion of this signal. |  |  |

| SIGNAL NAME     | WIDTH | DIR                                                                     | DESCRIPTION                                                                                                                                                                                                                                 |  |  |  |
|-----------------|-------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Write Interface |       |                                                                         |                                                                                                                                                                                                                                             |  |  |  |
| wr_p            | 1     | In Assertion of this signal indicates that this is a write transaction. |                                                                                                                                                                                                                                             |  |  |  |
| wr_addr_p       | 32    | In                                                                      | Write address of the memory for this<br>transaction. Please refer to the Address<br>section of this specification to see the<br>detail of this address field.                                                                               |  |  |  |
| wr_partsel_p    | 1     | In                                                                      | Indicates the BE-2 partition that this<br>write command will be operated upon:<br>o=Partition 0 for GCI port A, Partition 1<br>for GCI port B 1=Partition 2 for GCI<br>port A, Partition 3 for GCI port B                                   |  |  |  |
| wr_data_p       | *     | In                                                                      | Write data from the User Application logic.                                                                                                                                                                                                 |  |  |  |
| wr_wait_rq_p    | 1     | Out                                                                     | The Memory controller asserts<br>"wr_wait_rq_p" to indicate that it<br>cannot accept the current write request.<br>The User Application should hold all<br>the request signals (wr_p, wr_addr_p<br>) until the de-assertion of this signal. |  |  |  |

\* RTL versions available for x8, x16, x32, etc.

The flexible MoSys RTL controller allows the user to define the word width.

The controller handles all the interface with the memory, so the user only sees a QDR like interface.



MoSys is a registered trademark of MoSys, Inc. in the US and/or other countries. Blazar, Bandwidth Engine, HyperSpeed Engine, IC Spotlight, LineSpeed and the MoSys logo are trademarks of MoSys, Inc. All other marks mentioned herein are the property of their respective owners.

2309 Bering Drive, San Jose, CA 95131 Tel: 408-418-7500 Fax: 408-418-7501

PB\_AE\_RTL MEMORY CONTROLLER BE2-3\_200318